alarm clock - Repost - open to bidding

Completado Publicado Apr 19, 2014 Pagado a la entrega
Completado Pagado a la entrega

Design the control logic for an alarm clock (for simulation purposes 20ns simulation = 1 minute real time – this can be adjusted somewhat for simulation purposes).

a) Use multiple input signals (alarm set input, the snooze, and the alarm time).

b) The design will contain one output (Alarm_On). A logic high at the output represents the alarm being “on”.

c) An input will be used to set the alarm off.

d) When the simulation starts, a counting mechanism will start counting (representing/roughly simulating a clock).

e) If the alarm set input signal is high, then the alarm should turn on when the count equals the preset alarm value. If at any point during the simulation the alarm set input is switched off, the alarm should turn off by the next complete clock cycle.

f) If the snooze button is activated (assume that snooze is a pulse that is at least one full clock cycle in duration) the alarm should turn off and then turn back on after 5 minutes.

g) Repeat snooze button simulations (pulses) should cause the same behavior in the circuit.

h) If at any time the alarm set input signal goes low, the Alarm_On output should go low by the end of the next complete clock cycle.

i) Clearly describe any additional rules or assumptions.

Write a VHDL or Verilog code that implements the above alarm clock. Use one-hot encoding for state encoding. Verify the functionality and behavior of the circuit. Use Quartus II toolset. Submit a report containing the following:

1. A state diagram showing the implementation of your design (overview of your design, a detailed description of your approach and design process). Clearly show all the states and the conditions on which transitions occur.

2. Hardcopy of your code.

3. Hardcopy of annotated (properly labeled) waveforms that demonstrate all the required behavior.

4. RTL schematic of the design after compilation.

5. Roughly, draw the implied hardware of your code. Provide a brief comparison between the tool's RTL schematic and the implied hardware you drew.

6. Extract the highest clock frequency of your design from the compilation report.

Verilog / VHDL

Nº del proyecto: #5827297

Sobre el proyecto

8 propuestas Proyecto remoto Activo Apr 19, 2014

Adjudicado a:

zarnescugeorge

I can help you right away! Please accept my bid! I can help you right away! Please accept my bid! I can help you right away! Please accept my bid!

$45 USD en 0 días
(5 comentarios)
3.5

8 freelancers están ofertando un promedio de $174 por este trabajo

ahmedmohamed85

A proposal has not yet been provided

$311 USD en 10 días
(74 comentarios)
6.6
noumiawan1991

I have a lot of experience in verilog, i have completed two verilog project on freelancer as well. I can do your project in 3 days, so we will have plenty of time to modify code if the first model somehow doesn't match Más

$138 USD en 3 días
(2 comentarios)
3.3
a3zzat

I can finish the project on time with high quality and with a very active assitance and will help you understand the design So if my proposal is convincing don't hesitate to contact me

$155 USD en 7 días
(0 comentarios)
0.0
waseemaslam85

This is mostly the same project as i already did. I fully understand your project and i can do this for you brother..i will provide the required documents as you suggested..hopefully you will give it to me

$88 USD en 5 días
(0 comentarios)
0.0
Borham

A proposal has not yet been provided

$77 USD en 8 días
(0 comentarios)
0.0
kvpavithran

Well Experienced in FPGA Design, Verification and Implementation using VHDL. Over 9 years experience in FPGA

$333 USD en 11 días
(0 comentarios)
0.0